Search In this Thesis
   Search In this Thesis  
العنوان
Low energy computer architecture designs /
الناشر
Mervat Mohamed Adel Mahmoud ,
المؤلف
Mervat Mohamed Adel Mahmoud
هيئة الاعداد
باحث / Mervat Mohamed Adel Mahmoud
مشرف / Hossam A. H. Fahmy
مشرف / Dalia A. Eldib
مشرف / Hossam A. H. Fahmy
تاريخ النشر
2019
عدد الصفحات
69 P. :
اللغة
الإنجليزية
الدرجة
الدكتوراه
التخصص
الهندسة الكهربائية والالكترونية
تاريخ الإجازة
2/9/2019
مكان الإجازة
جامعة القاهرة - كلية الهندسة - Electronics and Communication
الفهرس
Only 14 pages are availabe for public view

from 89

from 89

Abstract

The continuous increase in chip integration and the associated energy consumption concerns made low power/energy design one of the main challenges facing VLSI systems. A low energy clock-gated pipelined dual base binary/decimal fixed-point multiplier is suggested extending a previously proposed non-pipelined design. A thorough study conducted on both the pipelined and non-pipelined designs versus other architectures in literature proves tremendous reductions in power, energy and area consumption.In addition, a new low energy lossless compression/decompression approach is suggested for main memory data. The proposed design lowers energy consumption due to its simplicity and low latency